AS4C64M16MD2A-25BIN

Alliance Memory
913-4C64M16MD2A25BIN
AS4C64M16MD2A-25BIN

Mfr.:

Description:
DRAM LPDDR2, 1G, 64M X 16, 1.2V, 134ball BGA (A-DIE) INDUSTRIAL TEMP - Tray

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 35

Stock:
35 Can Dispatch Immediately
Factory Lead Time:
14 Weeks Estimated factory production time for quantities greater than shown.
Minimum: 1   Multiples: 1
Unit Price:
-,-- €
Ext. Price:
-,-- €
Est. Tariff:

Pricing (EUR)

Qty. Unit Price
Ext. Price
9,73 € 9,73 €
9,04 € 90,40 €
8,76 € 219,00 €
8,55 € 427,50 €
8,02 € 802,00 €
7,82 € 2.001,92 €
7,65 € 3.916,80 €
7,48 € 7.659,52 €
2.560 Quote

Alternative Packaging

Packaging:
Reel, Cut Tape
Availability:
In Stock
Price:
7,94 €
Min:
1

Product Attribute Attribute Value Select Attribute
Alliance Memory
Product Category: DRAM
RoHS:  
SDRAM Mobile - LPDDR2
1 Gbit
16 bit
400 MHz
FBGA-134
64 M x 16
5.5 ns
1.14 V
1.95 V
- 40 C
+ 85 C
AS4C64M16MD2A
Tray
Brand: Alliance Memory
Country of Assembly: Not Available
Country of Diffusion: Not Available
Country of Origin: TW
Moisture Sensitive: Yes
Mounting Style: SMD/SMT
Product Type: DRAM
Factory Pack Quantity: 128
Subcategory: Memory & Data Storage
Supply Current - Max: 50 mA
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

CNHTS:
8542329010
CAHTS:
8542320020
USHTS:
8542320032
MXHTS:
8542320201
ECCN:
EAR99

Low-Power DDR2 SDRAM

Alliance Memory Low-Power DDR2 SDRAM are high-speed CMOS and dynamic-access memory internally configured as an 8-bank device. These DDR2 SDRAM feature 4-bit pre-fetch DDR architecture, programmable READ and WRITE latencies, auto Temperature Compensated Self Refresh (TCSR), and clock stop capability. The DDR2 SDRAM reduces the number of input pins in the system by using a double data rate architecture on the Command/Address (CA) bus. This CA bus transmits address, command, and bank information. These DDR2 SDRAM can achieve high-speed operation by using a double data rate architecture on the DQ (bidirectional/differential data bus) pins.